

# 24-Bit, 192kHz立体声D/A转换器

# FEATURES

- ・支持多种音频数字输入格式,最大支持24-bit字节
- ・可自动检测采样频率,最高192kHz
- ・105dB动态范围
- ·-90dB THD+N
- ·集成多比特位的Δ-Σ调制器
- ・支持3.3V/5V单电源供电
- ・具有强抗时钟抖动能力
- ・内部集成输出滤波
- ・集成数字去重,外部无需SCLK
- ・输出pop声抑制
- ・TSSOP14封装

# APPLICATIONS

- ・音响 ・DVD ・电视机
- ·机顶盒 · 数码相框 · 家庭影院

# ■ DESCRIPTION

HT4344系列产品是一款低成本的立体声DA转换器, 内部集成了内插滤波器、DA转换器和输出模拟滤波 等电路。其可支持多种音频数字输入格式,最大支持 24-bit字节。

该系列产品基于一个多比特位的Δ-Σ调制器,将数 字信号转化成两个声道的模拟信号并经过模拟滤波 器滤波。该Δ-Σ调制器对时钟抖动的敏感度很低,且 在带宽范围外具有极低的噪声。其还可使用采样率和 主时钟比作为自采样率(2kHz-200kHz),从而实 现自动检测采样频率的功能。

该系列产品还集成了数字去重,3.3V/5V单电源供电, 无需外部SCLK,简化了外围电路,适用于DVD、数 字电视、家庭影院、机顶盒等。

该系列产品为TSSOP14封装。



# BLOCK DIAGRAM



# 24-Bit, 192kHz Stereo D/A Converter

# ■ FEATURES

- · Multiple audio data interface formats, up to 24-bit
- Automatically Detects Sample Rates up to 192kHz
- · 105dB Dynamic Range
- ·-90dB THD+N
- · Multi-bit Delta-Sigma Modulator
- 3.3V or 5V Single Power Supply
- · Low Clock-Jitter Sensitivity
- · Filtered Line-Level Outputs
- · On-chip Digital De-emphasis
- · Output pop-noise Minimization
- · Small 14-pin TSSOP Package

# APPLICATIONS

- Speakers · TV sets
- · DVD Player · Set top box
- Digital Photo Frame · DVD recorder
- Home theater · Automotive audio system

# ■ DESCRIPTION

The HT4344 family is a low-cost stereo digital to analog converter, including interpolation, multibit D/A conversion and output analog filtering in a 14pin package.

The device family can accept multiple audio formats up to 24-bit word length.

The device family is based on an advanced multi-bit  $\Delta$ - $\Sigma$  modulator to convert data into two channel analog outputs with a linear analog low-pass filter. The multi-bit  $\Delta$ - $\Sigma$  modulator makes the device with very low sensitivity to clock jitter and very low outof-band noise. It also includes auto speed mode detection using both sample rate and master clock ratio as a method of auto-selecting sampling rates between 2 kHz and 200 kHz.

The device family contains on-chip digital deemphasis, operates from a single +3.3V or +5V power supply, and requires minimal support circuitry. These features are ideal for DVD players & recorders, digital televisions, home theater and set top box products, and automotive audio systems.

The device family is available in a 14-pin TSSOP14 package.



# BLOCK DIAGRAM



# Contents

| <b>FE</b> | ATURES                                                  | . 1 |
|-----------|---------------------------------------------------------|-----|
| APF       | PLICATIONS                                              | . 1 |
| DES       | SCRIPTION                                               | . 1 |
| BLC       | OCK DIAGRAM                                             | . 1 |
| <b>FE</b> | ATURES                                                  | . 2 |
| APF       | PLICATIONS                                              | . 2 |
| DES       | SCRIPTION                                               | . 2 |
| BLC       | OCK DIAGRAM                                             | . 2 |
| TEF       | RMINAL CONFIGURATION                                    | . 4 |
|           | RMINAL FUNCTION                                         |     |
| OR        | DERING INFORMATION                                      | . 4 |
| ELE       | ECTRICAL CHARACTERISTICS                                | . 5 |
| •         | Absolute Maximum Ratings                                | . 5 |
| •         | Recommended Operating Conditions                        | . 5 |
| •         | Dynamic Performance                                     |     |
| •         | Analog Performance                                      |     |
| •         | Combined Interpolation & on-chip analog filter response | . 6 |
| •         | Digital Input Characteristics                           | . 6 |
| •         | Power and Thermal Characteristics                       |     |
| •         | Serial Audio Interface Switching Characteristics        |     |
| APF       |                                                         | -   |
| 1.        | Master Clock                                            | 10  |
| 2.        | Serial Clock                                            |     |
|           | 2.1. External Serial Clock Mode                         |     |
|           | 2.2. Internal Serial Clock Mode                         |     |
| 3.        | De-Emphasis                                             |     |
| 4.        | Initialization and Power-down                           |     |
| 5.        | Output Pop Noise Control                                |     |
|           | 5.1. Powerup                                            |     |
|           | 5.2. Power-down                                         |     |
| 6.        | Grounding and Power Supply Decoupling                   | 13  |
| 7.        | Analog Output and Filtering                             |     |
| 8.        | Typical Application                                     |     |
| PAC       |                                                         | 14  |



# TERMINAL CONFIGURATION



# ■ TERMINAL FUNCTION

| Terminal<br>No. | NAME     | I/O <sup>1</sup> | Description                                             |
|-----------------|----------|------------------|---------------------------------------------------------|
| 1               | SDIN     |                  | Serial audio data input.                                |
| 2               | DEM/SCLK | I                | De-emphasis / external serial clock input               |
| 3               | LRCK_IIS | I                | Left right clock for I <sup>2</sup> S serial audio data |
| 4               | LRCK_LJ  |                  | Left right clock for Left Justified serial audio data   |
| 5               | LRCK_RJ  |                  | Left right clock for Right Justified serial audio data  |
| 6               | MCLK     |                  | Master clock                                            |
| 7               | VQ       | 0                | Filter connection for internal quiescent voltage        |
| 8               | AOUTL-   | 0                | Left channel analog output (differential -)             |
| 9               | FILT+    | 0                | Positive reference voltage for the internal sampling    |
| 10              | AOUTL+   | 0                | Left channel analog output (differential +)             |
| 11              | GND      | G                | Ground                                                  |
| 12              | VA       | Р                | Analog power supply                                     |
| 13              | AOUTR+   | 0                | Right channel analog output (differential +)            |
| 14              | AOUTR-   | 0                | Right channel analog output (differential -)            |

# ORDERING INFORMATION

| Part Number | Package Type | Marking                         | Operating<br>Temperature Range | Container     |
|-------------|--------------|---------------------------------|--------------------------------|---------------|
| HT4344MTR   | TSSOP14      | HT4344<br>UVWXYZ <mark>2</mark> | -40°C∼85°C                     | Tape and Reel |

<sup>&</sup>lt;sup>1</sup> I: input O: output G: GNDP: Power

<sup>&</sup>lt;sup>2</sup> UVWXYZ is production track code.



# ELECTRICAL CHARACTERISTICS<sup>3</sup>

### • Absolute Maximum Ratings<sup>4</sup>

| PARAMETER                              | SYMBOL           | MIN  | MAX    | UNIT |
|----------------------------------------|------------------|------|--------|------|
| Supply voltage range                   | VA               | -0.3 | 5.5    | V    |
| Digital input voltage range            | Vin              | -0.3 | VA+0.3 | V    |
| Input current, any pin except supplies | lin              | -    | ±10    | mA   |
| Operating temperature range            | TA               | -40  | 85     | °C   |
| Operating junction temperature range   | TJ               | -40  | 150    | °C   |
| Storage temperature range              | T <sub>STG</sub> | -50  | 150    | °C   |

#### • Recommended Operating Conditions

| PARAMETER             | SYMBOL | CONDITION | MIN         | TYP        | MAX         | UNIT |
|-----------------------|--------|-----------|-------------|------------|-------------|------|
| Supply voltage range  | VA     |           | 3.0<br>4.75 | 3.3<br>5.0 | 3.6<br>5.25 | V    |
| Operating temperature | Ta     |           | -40         | 25         | 85          | °C   |

#### • Dynamic Performance

Condition: Fs = 48/96/192kHz, input 0dB 1kHz, Load  $R_L = 3kohm$ ,  $C_L = 10pF$ , unless otherwise specified.

| PARAMETER                      | SVMPOL | SYMBOL CONDITION         |                    |     | VA = 3.3V |     |     | VA = 5V |     |      |
|--------------------------------|--------|--------------------------|--------------------|-----|-----------|-----|-----|---------|-----|------|
| PARAMETER                      | STNDUL |                          |                    | MIN | TYP       | MAX | MIN | TYP     | MAX | UNIT |
|                                | DB     | 18 to 24-bit, A weighted |                    |     | 103       |     |     | 105     |     | dB   |
| Dynamic Range                  | DR     | 16-Bit, /                | 16-Bit, A-weighted |     | 96        |     |     | 96      |     | uБ   |
|                                |        | THD+N<br>18 to 24-bit    | 0dB input          |     | -90       |     |     | -90     |     | dB   |
|                                |        |                          | -20 dB input       |     | -80       |     |     | -82     |     | dB   |
| Total Harmonic<br>Distortion + |        |                          | -60 dB input       |     | -40       |     |     | -42     |     | dB   |
| Noise                          |        |                          | 0dB input          |     | -90       |     |     | -90     |     | dB   |
|                                |        |                          | -20 dB input       |     | -73       |     |     | -73     |     | dB   |
|                                |        |                          | -60 dB input       |     | -33       |     |     | -33     |     | dB   |

#### • Analog Performance

| PARAMETER                            | SYMBOL            | CONDITION | MIN    | TYP    | MAX    | UNIT   |
|--------------------------------------|-------------------|-----------|--------|--------|--------|--------|
| Cross Talk                           | СТ                | 1kHz      |        | 103    |        | dB     |
| Inter-channel Gain Mismatch          | /                 |           |        | 0.1    |        | dB     |
| Gain Drift                           | /                 |           |        | 100    |        | ppm/°C |
| Full Scale Output Voltage            | /                 |           | 1.2×VA | 1.3×VA | 1.4×VA | Vpp    |
| Quiescent Voltage                    | Vq                |           |        | 0.5×VA |        | VDC    |
| Max DC Current draw from an AOUT pin | loutmax           |           |        | 10     |        | uA     |
| Max Current draw from VQ             | I <sub>Qmax</sub> |           |        | 100    |        | uA     |
| Max AC-Load Resistance               | R∟                |           |        | 3      |        | KΩ     |
| Max Load Capacitance                 | CL                |           |        | 100    |        | pF     |
| Output Impedance                     | Z <sub>OUT</sub>  |           |        | 100    |        | Ω      |

<sup>&</sup>lt;sup>3</sup> Depending on parts and PCB layout, characteristics may be changed.

<sup>&</sup>lt;sup>4</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability



### • Combined Interpolation & on-chip analog filter response

| PARAMETER                                         | SYMBOL | CONDITION                                     | MIN    | TYP    | MAX         | UNIT |
|---------------------------------------------------|--------|-----------------------------------------------|--------|--------|-------------|------|
| Single-speed mode                                 |        |                                               |        |        |             |      |
| Passband                                          | 1      | to -0.1dB corner                              | 0      |        | 0.35        | Fs   |
| Passbanu                                          | /      | to -3dB corner                                | 0      |        | 0.4992      | Fs   |
| Frequency response                                | /      | 10Hz to 20kHz                                 | -0.175 |        | +0.01       | dB   |
| Stop band                                         | /      |                                               | 0.5465 |        |             | Fs   |
| Stop band attenuation                             | /      | Measurement Bandwidth<br>is 0.5465 Fs to 3 Fs | 50     |        |             | dB   |
| Group Delay                                       | tgd    |                                               |        | 10/Fs  |             | s    |
| De-emphasis Error                                 |        | Fs = 32kHz                                    |        |        | +1.5/+0     |      |
| (De-emphasis is only<br>available in Single-speed | /      | Fs = 44.1kHz                                  |        |        | +0.05/-0.25 | dB   |
| mode)                                             |        | Fs = 48kHz                                    |        |        | -0.2/-0.4   |      |
| Double-speed mode                                 |        |                                               |        |        | -           |      |
| Deschand                                          | /      | to -0.1dB corner                              | 0      |        | 0.22        | Fs   |
| Passband                                          | /      | to -3dB corner                                | 0      |        | 0.501       | Fs   |
| Frequency response                                | /      | 10Hz to 20kHz                                 | -0.15  |        | +0.15       | dB   |
| Stop band                                         | /      |                                               | 0.5770 |        |             | Fs   |
| Stop band attenuation                             | /      | Measurement Bandwidth<br>is 0.5465 Fs to 3 Fs | 55     |        |             | dB   |
| Group Delay                                       | tgd    |                                               |        | 5/Fs   |             | S    |
| Quad-speed mode                                   |        |                                               |        |        |             |      |
| Passband                                          | /      | to -0.1dB corner                              | 0      |        | 0.11        | Fs   |
| Passbanu                                          | /      | to -3dB corner                                | 0      |        | 0.469       | Fs   |
| Frequency response                                | /      | 10Hz to 20kHz                                 | -0.12  |        | +0          | dB   |
| Stop band                                         | /      |                                               | 0.4    |        |             | Fs   |
| Stop band attenuation                             | /      | Measurement Bandwidth<br>is 0.5465 Fs to 3 Fs | 51     |        |             | dB   |
| Group Delay                                       | tgd    |                                               |        | 2.5/Fs |             | S    |

# • Digital Input Characteristics

| PARAMETER                | SYMBOL | CONDITION   | MIN | TYP | MAX | UNIT |
|--------------------------|--------|-------------|-----|-----|-----|------|
| High-level Input Voltage | Vih    |             | 60% |     |     | VA   |
| Low-level Input Voltage  | VIL    |             |     |     | 30% | VA   |
| Input Lookage Current    | L      | except LRCK |     |     | ±10 | uA   |
| Input Leakage Current    | lin    | LRCK        |     |     | ±20 | uA   |
| Input Capacitance        | /      |             |     | 8   |     | pF   |

## • Power and Thermal Characteristics

Condition: VA = 3.3V

| PARAMETER                         | SYMBOL          | CONDITION                     | MIN | TYP  | MAX | UNIT |
|-----------------------------------|-----------------|-------------------------------|-----|------|-----|------|
| Dower outpake outroat5            | la              | Normal operation              |     | 16   |     | mA   |
| Power supply current <sup>5</sup> |                 | Power-down state <sup>6</sup> |     | 100  |     | uA   |
| Dower discinction                 | PD              | Normal operation              |     | 53   |     | mW   |
| Power dissipation                 |                 | Power-down state <sup>6</sup> |     | 0.33 |     | mW   |
| Package Thermal Resistance        | θ <sub>JA</sub> |                               |     | 95   |     | °C/W |
| Power supply rejection ratio      | PSRR            | 1kHz                          |     | 50   |     | dB   |
|                                   | PORK            | 60Hz                          |     | 40   |     | dB   |

 <sup>&</sup>lt;sup>5</sup> Current consumption will increase with increasing FS and MCLK.
 <sup>6</sup> Power-down state is defined when all clock and data lines are held static. -6-



#### Condition: VA = 5V

| PARAMETER                         | SYMBOL          | CONDITION                     | MIN | TYP | MAX | UNIT |
|-----------------------------------|-----------------|-------------------------------|-----|-----|-----|------|
| Power supply current <sup>7</sup> | IA              | Normal operation              |     | 20  |     | mA   |
| Fower supply current              |                 | Power-down state <sup>8</sup> |     | 180 |     | uA   |
| Power dissipation                 | P <sub>D</sub>  | Normal operation              |     | 100 |     | mW   |
|                                   |                 | Power-down state              |     | 0.9 |     | mW   |
| Package Thermal Resistance        | θ <sub>JA</sub> |                               |     | 95  |     | °C/W |
| Dower supply rejection ratio      | PSRR            | 1kHz                          |     | 44  |     | dB   |
| Power supply rejection ratio      | FORR            | 60Hz                          |     | 40  |     | dB   |

### Serial Audio Interface Switching Characteristics

| PARAMETER                               | SYMBOL             | CONDITION                                           | MIN                        | TYP                   | MAX | UNIT |
|-----------------------------------------|--------------------|-----------------------------------------------------|----------------------------|-----------------------|-----|------|
| MCLK Frequency                          | fMCLK              |                                                     | 0.512                      |                       | 50  | MHz  |
| MCLK Duty Cycle                         | DMCLK              |                                                     | 45                         |                       | 55  | %    |
|                                         |                    | All MCLK/LRCK ratios<br>combined                    | 2                          |                       | 200 | kHz  |
|                                         |                    | 256x, 384x, 1024x                                   | 2                          |                       | 50  | kHz  |
|                                         |                    | 256x, 384x                                          | 84                         |                       | 134 | kHz  |
| Input Sample Rate <sup>9</sup>          | Fs                 | 512x, 768x                                          | 42                         |                       | 67  | kHz  |
|                                         |                    | 1152x                                               | 30                         |                       | 34  | kHz  |
|                                         |                    | 128x, 192x                                          | 50                         |                       | 100 | kHz  |
|                                         |                    | 64x, 96x                                            | 100                        |                       | 200 | kHz  |
|                                         |                    | 128x, 192x                                          | 168                        |                       | 200 | kHz  |
| External SCLK Mode                      |                    |                                                     |                            |                       |     |      |
| LRCK Duty Cycle                         | DLRCK              |                                                     | 45                         | 50                    | 55  | %    |
| SCLK Pulse Width Low                    | T <sub>sclkl</sub> |                                                     | 20                         |                       |     | ns   |
| SCLK Pulse Width High                   | T <sub>sclkh</sub> |                                                     | 20                         |                       |     | ns   |
| SCLK Duty Cycle                         | DSCLK              |                                                     | 45                         | 50                    | 55  | %    |
| SCLK rising to LRCK edge<br>delay       | t <sub>slrd</sub>  |                                                     | 20                         |                       |     | ns   |
| SCLK rising to LRCK edge<br>setup time  | t <sub>sirs</sub>  |                                                     | 20                         |                       |     | ns   |
| SDIN valid to SCLK rising<br>setup time | t <sub>sdirs</sub> |                                                     | 20                         |                       |     | ns   |
| SCLK rising to SDIN hold time           | t <sub>sdh</sub>   |                                                     | 20                         |                       |     | ns   |
| Internal SCLK Mode                      |                    |                                                     |                            |                       |     |      |
| LRCK Duty Cycle <sup>10</sup>           | DLRCK              |                                                     |                            | 50                    |     | %    |
| SCLK Period                             | t <sub>sclkw</sub> |                                                     | 10°<br>SCLK                |                       |     | ns   |
| SCLK rising to LRCK edge                | t <sub>sclkr</sub> |                                                     |                            | t <sub>sclkw</sub> /2 |     | ns   |
| SDIN valid to SCLK rising setup time    | t <sub>sdirs</sub> |                                                     | $\frac{10^9}{512F_s} + 10$ |                       |     | ns   |
| SCLK rising to SDIN hold time           | tsdh               | MCLK / LRCK =1152,<br>1024, 512, 256, 128, or<br>64 | $\frac{10^9}{512F_s} + 15$ |                       |     | ns   |

 <sup>&</sup>lt;sup>7</sup> Current consumption will increase with increasing FS and MCLK.
 <sup>8</sup> Power-down state is defined when all clock and data lines are held static.

 $<sup>^9</sup>$  Not all sample rates are supported for all clock ratios. See Table 2 for detail.  $^{10}$  In internal SCLK mode, the duty cycle must be 50% ± 1/2 MCLK period.







Figure 2 External Serial Mode Input Timing



Figure 3 Internal Serial Clock Generation (N equals MCLK divided by SCLK)



# APPLICATION INFORMATION

The HT4344 family accepts data at standard audio sample rates including 48, 44.1 and 32 kHz (also 24k, 16k, 12k and 8k if high quality THD+N is not required) in Single-Speed Mode (SSM), 96, 88.2 and 64 kHz in Double-Speed Mode (DSM), and 192, 176.4 and 128 kHz in Quad-Speed Mode (QSM). Audio data is input via the serial data input pin (SDIN). The Left/Right Clock (LRCK) determines which channel is currently being input on SDIN, and the optional Serial Clock (SCLK) clocks audio data into the input data buffer. The HT4344 differ in serial data formats as shown in the following Table 1.

 Table 1 HT4344 can accept multiple audio data interface formats

| l <sup>2</sup> S | Accept 16 to 24-bit I <sup>2</sup> S serial audio data |
|------------------|--------------------------------------------------------|
| Left Justified   | Accept 16 to 24-bit Left Justified serial audio data   |
| Right Justified  | Accept 16-bit Right Justified serial audio data        |



#### Figure 4 I<sup>2</sup>S Data Format

| LRCK                                         | Left Channel                                                                                                                                                        | Right Channel                                                                  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| SCLK                                         |                                                                                                                                                                     | $\mathcal{M}$                                                                  |
| SDATA                                        | ////MSB-1 -2 -3 -4 -5 / / +5 +4 +3 +2 +1 LSB /////                                                                                                                  | // // MSB-1 -2 -3 -4 / /+5 +4 +3 +2 +1 LSB//////////////////////////////////// |
|                                              | Internal SCLK Mode                                                                                                                                                  | External SCLK Mode                                                             |
| INT SO<br>MCLKA<br>INT SO<br>MCLKA<br>INT SO | stified, up to 24-Bit Data<br>CLK = 64 Fs if<br>LRCK = 1024, 512, 256, 128, or 64<br>CLK = 48 Fs if<br>LRCK = 768, 384, 192, or 96<br>CLK = 72 Fs if<br>LRCK = 1152 | Left-Justified, up to 24-Bit Data<br>Data Valid on Rising Edge of SCLK         |

## Figure 5 Left Justified Data Format



| LRCK Left Channel                                                                             | Right Channel                                                     |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| SCLK IL MANAGEMENT                                                                            |                                                                   |
| SDATA ///////////////////////////////////                                                     | 0 / 2 2 / / / 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 / /2          |
|                                                                                               |                                                                   |
| Internal SCLK Mode                                                                            | External SCLK Mode                                                |
| Internal SCLK Mode<br>Right Justified, 16-Bit Data                                            | External SCLK Mode<br>Right Justified, 16-Bit Data                |
|                                                                                               |                                                                   |
| Right Justified, 16-Bit Data                                                                  | Right Justified, 16-Bit Data                                      |
| Right Justified, 16-Bit Data<br>INT SCLK = 32 Fs if                                           | Right Justified, 16-Bit Data<br>Data Valid on Rising Edge of SCLK |
| Right Justified, 16-Bit Data<br>INT SCLK = 32 Fs if<br>MCLK/LRCK = 1024, 512, 256, 128, or 64 | Right Justified, 16-Bit Data<br>Data Valid on Rising Edge of SCLK |

# Figure 6 Right Justified 16-bit Data Format

## 1. Master Clock

MCLK/LRCK = 1152

MCLK/LRCK must be an integer ratio, as shown in Table 2.

| LRCK  | MCLK(MHz) |         |         |         |         |         |         |         |         |         |
|-------|-----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| (kHz) | 64×       | 96×     | 128×    | 192×    | 256×    | 384×    | 512×    | 768×    | 1024×   | 1152×   |
| 8     |           |         |         |         | 2.0480  | 3.0720  | 4.0960  | 6.1440  | -       | -       |
| 12    |           |         |         |         | 3.0720  | 4.6080  | 6.1440  | 9.2160  | -       | -       |
| 16    |           |         |         |         | 4.0960  | 6.1440  | 8.1920  | 12.2880 | 16.3840 | -       |
| 24    |           |         |         |         | 6.1440  | 9.2160  | 12.2880 | 18.4320 | 24.5760 | -       |
| 32    | -         | -       | -       | -       | 8.1920  | 12.2880 | -       | -       | 32.7680 | 36.8640 |
| 44.1  | -         | -       | -       | -       | 11.2896 | 16.9344 | 22.5792 | 33.8680 | 45.1580 | -       |
| 48    | -         | -       | -       | -       | 12.2880 | 18.4320 | 24.5760 | 36.8640 | 49.1520 | -       |
| 64    | -         | -       | 8.1920  | 12.2880 | -       | -       | 32.7680 | 49.1520 | -       | -       |
| 88.2  | -         | -       | 11.2896 | 16.9344 | 22.5792 | 33.8680 | -       | -       | -       | -       |
| 96    | -         | -       | 12.2880 | 18.4320 | 24.5760 | 36.8640 | -       | -       | -       | -       |
| 128   | 8.1920    | 12.2880 | -       | -       | 32.7680 | 49.1520 | -       | -       | -       | -       |
| 176.4 | 11.2896   | 16.9344 | 22.5792 | 33.8680 | -       | -       | -       | -       | -       | -       |
| 192   | -         | 18.4320 | 24.5760 | 36.8640 | -       | -       | -       | -       | -       | -       |
| Mode  |           | Q       | SM      |         | DS      | SM      |         | SS      | M       |         |

#### Table 2 Common Clock Frequencies

The LRCK frequency is equal to Fs, the frequency at which words for each channel are input to the device. The MCLK-to-LRCK frequency ratio and speed mode is detected automatically during the initialization sequence by counting the number of MCLK transitions during a single LRCK period and by detecting the



absolute speed of MCLK. Internal dividers are set to generate the proper clocks. Table 2 illustrates several standard audio sample rates and the required MCLK and LRCK frequencies. Please note there is no required phase relationship, but MCLK, LRCK and SCLK must be synchronous.

# 2. Serial Clock

The serial clock controls the shifting of data into the input data buffers. The HT4344 family supports both external and internal serial clock generation modes. Refer to Figure 4 - Figure 6 for data formats.

### 2.1. External Serial Clock Mode

The HT4344 family will enter the External Serial Clock Mode when 16 low to high transitions are detected on the DEM/SCLK pin during any phase of the LRCK period. When this mode is enabled, the Internal Serial Clock Mode and de-emphasis filter cannot be accessed. The HT4344 family will switch to Internal Serial Clock Mode if no low to high transitions are detected on the DEM/SCLK pin for 2 consecutive frames of LRCK.

## 2.2.Internal Serial Clock Mode

In the Internal Serial Clock Mode, the serial clock is internally derived and synchronous with MCLK and LRCK. The SCLK/LRCK frequency ratio is either 32, 48, 64, or 72 depending upon data format. Operation in this mode is identical to operation with an external serial clock synchronized with LRCK. This mode allows access to the digital deemphasis function. Refer to Figure 4 - Figure 6 for details.

#### 3. De-Emphasis

The HT4344 family includes on-chip digital de-emphasis. Figure 7 shows the de-emphasis curve for Fs equal to 44.1 kHz. The frequency response of the de-emphasis curve will scale proportionally with changes in sample rate, Fs.

The de-emphasis filter is active (inactive) if the DEM/SCLK pin is low (high) for 5 consecutive falling edges of LRCK. This function is available only in the internal serial clock mode



Figure 7 De-emphasis Curve (Fs = 44.1kHz)

## 4. Initialization and Power-down

The Initialization and Power-down sequence flow chart is shown in Figure 8. The HT4344 family enters the Power-Down State upon initial power-up. The interpolation filters and delta-sigma modulators are reset, and the internal voltage reference, multi-bit digital-to-analog converters and switched-capacitor low-pass filters are powered down. The device will remain in the Power-down mode until MCLK and LRCK are present. Once MCLK and LRCK are detected, MCLK occurrences are counted over one LRCK period to determine the MCLK/LRCK frequency ratio. Power is then applied to the internal voltage reference. Finally, power is applied to the D/A converters and switched-capacitor filters, and the analog outputs will ramp to the quiescent voltage, VQ.





Figure 8 Initialization and Power-down Sequence

# 5. Output Pop Noise Control

The HT4344 family can minimize the output pop noise during powerup and power-down, that is commonly produced by single-ended single-supply converters when it is implemented with external DC-blocking capacitors connected in series with the audio outputs. To make best use of this feature, it is necessary to understand its operation.

## 5.1.Powerup

When the device is initially powered-up, the audio outputs, AOUTL and AOUTR, are clamped to VQ which



is initially low. After MCLK is applied, the outputs begin to ramp with VQ towards the nominal quiescent voltage. This ramp takes approximately 680 ms with a 3.3  $\mu$ F cap connected to VQ (860 ms with a 10  $\mu$ F connected to VQ) to complete. The gradual voltage ramping allows time for the external DC-blocking capacitors to charge to VQ, effectively blocking the quiescent DC voltage. Once valid LRCK and SDIN are supplied (and SCLK if used) approximately 2000 sample periods later audio output begins.

### 5.2.Power-down

To prevent pop noise at power-down, the DC-blocking capacitors must fully discharge before turning off the power. To accomplish this, MCLK should be stopped for a period of about 680 ms for a 3.3  $\mu$ F capacitor connected to VQ (860 ms for a 10  $\mu$ F cap connected to VQ) before removing power. During this time voltage on VQ and the audio outputs discharge gradually to GND. If power is removed before this time period has passed, pop noise will occur when the VA supply drops below that of VQ. There is no minimum time for a power cycle; power may be re-applied at any time.

When changing clock ratio or sample rate, it is recommended that zero data (or near zero data) be present on SDIN for at least 10 LRCK samples before the change is made. During the clocking change, the DAC outputs will always be in a zero data state. If no zero audio is present at the time of switching, a slight click or pop may be heard as the DAC output automatically goes to its zero data state.

#### 6. Grounding and Power Supply Decoupling

As with any high-resolution converter, the HT4344 family requires careful attention to power supply and grounding arrangements to optimize performance. Figure 9 shows the recommended power arrangement with VA connected to a clean +3.3 V or +5.5V supply. For best performance, decoupling and filter capacitors should be located as close to the device package as possible with the smallest capacitors closest.

## 7. Analog Output and Filtering

The analog filter present in the HT4344 family is a switched-capacitor filter followed by a continuous time low pass filter. The recommended external analog circuitry is shown in the Figure 9.

## 8. Typical Application



Figure 9 Typical Application



# PACKAGE OUTLINE





WITH PLATING

SECTION B-B



| SYMBOL | MILLIMETER   |      |              |  |  |  |  |
|--------|--------------|------|--------------|--|--|--|--|
| SIMBOL | MIN          | NOM  | MAX          |  |  |  |  |
| А      | _            | _    | 1.20         |  |  |  |  |
| A1     | 0.05         |      | 0.15         |  |  |  |  |
| A2     | 0.90         | 1.00 | 1.05         |  |  |  |  |
| A3     | 0.39<br>0.20 | 0.44 | 0.49<br>0.28 |  |  |  |  |
| b      |              |      |              |  |  |  |  |
| b1     | 0.19         | 0.22 | 0.25         |  |  |  |  |
| с      | 0.13         | _    | 0.17         |  |  |  |  |
| c1     | 0.12         | 0.13 | 0.14         |  |  |  |  |
| D      | 4.90         | 5.00 | 5.10         |  |  |  |  |
| E1     | 4.30         | 4.40 | 4.50         |  |  |  |  |
| Е      | 6.20         | 6.40 | 6.60         |  |  |  |  |
| e      | 0.65BSC      |      |              |  |  |  |  |
| L      | 0.45         | 0.60 | 0.75         |  |  |  |  |
| Ll     | 1.00BSC      |      |              |  |  |  |  |
| θ      | 0            |      | 8°           |  |  |  |  |



#### IMPORTANT NOTICE 注意

Jiaxing Heroic Electronic Technology Co., Ltd (HT) reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any products or services. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

嘉兴禾润电子科技有限公司(以下简称HT)保留对产品、服务、文档的任何修改、更正、提高、改善和其他改变,或停止 提供任何产品和服务的权利。客户在下单和生产前应确保所得到的信息是最新、最完整的。

HT assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using HT components.

HT对相关应用的说明和协助以及客户产品的板级设计不承担任何责任。

HT products are not authorized for use in safety-critical applications (such as life support devices or systems) where a failure of the HT product would reasonably be expected to affect the safety or effectiveness of that devices or systems. HT的产品并未授权用于诸如生命维持设备等安全性极高的应用中。

The information included herein is believed to be accurate and reliable. However, HT assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

本文中的相关信息是精确和可靠的,但HT并不对其负责,也不对任何可能的专利和第三方权利的侵害负责。

Following are URLs and contacts where you can obtain information or supports on any HT products and application solutions:

下面是可以联系到我公司的相关链接和联系方式:

# 嘉兴禾润电子科技有限公司

Jiaxing Heroic Electronic Technology Co., Ltd. 地址: 浙江省嘉兴市凌公塘路3339号JRC大厦A座三层 Add: A 3rd floor, JRC Building, No. 3339, LingGongTang Road, Jiaxing, Zhejiang Province Sales: 0573-82585539, sales@heroic.com.cn Support:0573-82586151, support@heroic.com.cn Fax: 0573-82585078 Website: www.heroic.com.cn; wap.heroic.com.cn Wechat MP: HEROIC\_JX 请及时关注禾润官方微信公众号,随时获取最新产品信息和技术资料!

